| DISCIPLINE –<br>ELECTRICAL<br>ENGG | SEMESTER<br>5TH                                                                                 | NAME OF THE TEACHING FACULTY- NIHARIKA SETHY, LECT(ETC.)                                                                                                                                                                                   |        |  |
|------------------------------------|-------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--|
| SUB-DE & MP                        | No Of<br>Days Per<br>Week<br>Class<br>Alloted-5                                                 | SEMESTER FROM 15.09.2022 TO 22.12.2022<br>NO OF WEEK – 13 WEEKS                                                                                                                                                                            |        |  |
| WEEK                               | CLASS<br>DAY                                                                                    | THEORY                                                                                                                                                                                                                                     | STATUS |  |
| 1 <sup>s⊤</sup> WEEK               | 1 <sup>s⊤</sup> day<br>2 <sup>nd</sup> day<br>3 <sup>rd</sup> day<br>4 <sup>th</sup> day<br>5th | Binary,Octal,Hexadecimalnumbersystemsand<br>comparewithDecimalsystem.<br>Binaryaddition,subtraction,MultiplicationandDivision.<br>1'scomplementand2'scomplementnumbersforabinarynumber<br>Subtractionofbinarynumbersin2'scomplementmethod. |        |  |
|                                    | 1 <sup>s⊤</sup> day                                                                             | Use of weighted and Un-weighted & codes                                                                                                                                                                                                    |        |  |
|                                    | 2 <sup>nd</sup> day                                                                             | Write Binary equivalent numberfor a,numberin 8421Excess-<br>3andGrayCode and vice-versa.                                                                                                                                                   |        |  |
|                                    | 3 <sup>rd</sup> day                                                                             | Importanceof parityBit                                                                                                                                                                                                                     |        |  |
| 2 <sup>nd</sup> WEEK               | 4 <sup>⊪</sup> day<br>5th                                                                       | Logic Gates: AND,OR, NOT with truth table<br>NAND, NOR and EX-OR gates with truth table                                                                                                                                                    |        |  |
|                                    | 1 <sup>s⊤</sup> day                                                                             | Realize AND, OR, NOT operations using NAND, NOR gates.                                                                                                                                                                                     |        |  |
|                                    | 2 <sup>nd</sup> day                                                                             | Different postulates and De-Morgan's theorems                                                                                                                                                                                              |        |  |
|                                    | 3 <sup>rd</sup> day                                                                             | Booleanalgebra.                                                                                                                                                                                                                            |        |  |
| 3 <sup>RD</sup> WEEK               | 4 <sup>th</sup> day                                                                             | Use Of Boolean Algebra For Simplification Of Logic Expression                                                                                                                                                                              |        |  |
| J. WEEN                            | 5th                                                                                             |                                                                                                                                                                                                                                            |        |  |
|                                    |                                                                                                 |                                                                                                                                                                                                                                            |        |  |

|                     | 1 <sup>s⊤</sup> day | Use Of Boolean Algebra For Simplification Of Logic Expression             |
|---------------------|---------------------|---------------------------------------------------------------------------|
|                     | 2 <sup>nd</sup> day | SOP And POS Logic Expression                                              |
|                     | 3 <sup>rd</sup> day | Karnaugh Map For 2,3,4 Variable,                                          |
|                     | 4 <sup>th</sup> day | Simplification Of SOP And POS                                             |
| 4 <sup>™</sup> WEEK |                     | Logic Expression Using K-Map.                                             |
|                     | 5th                 |                                                                           |
|                     |                     |                                                                           |
|                     |                     |                                                                           |
|                     |                     |                                                                           |
|                     |                     |                                                                           |
|                     |                     |                                                                           |
|                     |                     |                                                                           |
|                     |                     |                                                                           |
|                     | 1 <sup>s⊤</sup> day |                                                                           |
|                     |                     | Give the concept of combinational logic circuits.                         |
|                     | 2 <sup>nd</sup> day | Half adder circuit and verify its functionality using truth table.        |
|                     |                     | Realize a Half-adder using NAND gates only and NOR gates only.            |
| 5 <sup>™</sup> WEEK | 3 <sup>rd</sup> day | Full adder circuit and explain its operation with truth table             |
|                     | 4 <sup>th</sup> day | IA EXAM                                                                   |
|                     |                     |                                                                           |
|                     | 5th                 |                                                                           |
|                     | 1 <sup>s⊤</sup> day | Realize full-adder using two Half-adders and an OR–gate and write truth   |
|                     | 2 <sup>nd</sup> day | table                                                                     |
| 6™ WEEK             |                     | Give the idea of Sequential logic circuits.                               |
|                     | 3 <sup>rd</sup> day | State the necessity of clock and give the concept of level clocking       |
|                     | 4 <sup>th</sup> day | and edge triggering                                                       |
|                     | 5th                 | Clocked SR-flip flop with preset and clear inputs                         |
|                     | 1 <sup>s⊤</sup> day | Construct level clocked JK flip flop using S-R flip-flop and explain with |
|                     |                     |                                                                           |

| 7 <sup>™</sup> WEEK  | 3 <sup>rd</sup> day                        | JKflipflopusing S-Rflip-flop                                                        |                       |
|----------------------|--------------------------------------------|-------------------------------------------------------------------------------------|-----------------------|
|                      | 4 <sup>th</sup> day                        | Concept of race around condition and study of master slave JK flipflop              |                       |
|                      | 5th                                        | Class Test                                                                          |                       |
|                      | 1 <sup>s⊤</sup> day                        | Give the truth tables of edge triggered D and T flip flops and draw their           | -                     |
|                      | 2 <sup>nd</sup> day                        | symbols.                                                                            |                       |
| 8 <sup>™</sup> WEEK  | 3 <sup>rd</sup> day                        | Applications of flip flops.                                                         |                       |
| • • •                |                                            | Introduction of counter. Define modulus of a counter                                |                       |
|                      | 4 <sup>th</sup> day                        | 4-bita synchronous counter and its timing diagram.                                  |                       |
|                      | 5th                                        |                                                                                     |                       |
|                      | 1 <sup>s⊤</sup> day                        | Asynchronous decade counter,                                                        | -                     |
|                      | 2 <sup>nd</sup> day                        | 4-bit synchronous counter                                                           |                       |
|                      | 3 <sup>rd</sup> day                        | Distinguish between synchronous and asynchronous counters                           |                       |
|                      | 4 <sup>th</sup> day                        | State the need for a Register and list the four types of registers.                 |                       |
|                      | 5 <sup>th</sup> day                        | Working of SISO, SIPO, PISO, PIPO Register with truth table using                   |                       |
| 9 <sup>™</sup> WEEK  |                                            | flip flop.                                                                          |                       |
|                      | 1 <sup>s⊤</sup> day                        | Introduction to Microprocessors, Microcomputers                                     |                       |
| 10 <sup>™</sup> WEEK | 2 <sup>nd</sup> day                        | Architecture of Intel 8085 A Microprocessor and description of each                 |                       |
|                      | 3 <sup>rd</sup> day                        | block                                                                               |                       |
|                      | 4 <sup>th</sup> day                        | Architecture of Intel 8085 A Microprocessor and description of each block           |                       |
|                      | 5th day                                    | Pin diagram and description of 8085A                                                |                       |
|                      | 1 <sup>s⊤</sup> day<br>2 <sup>nd</sup> day | Pin diagram and description of 8085A<br>Stack, Stack pointer & stack top Interrupts | Extra<br>classes      |
| 11 <sup>™</sup> WEEK | 3 <sup>rd</sup> day                        | Opcode & Operand,                                                                   | needed                |
|                      | 4 <sup>th</sup> day<br>5 <sup>th</sup> day | Differentiate between one byte, two byte & three byte instruction with              | to<br>complete<br>the |
|                      | 1 <sup>s⊤</sup> day                        | Differentiate between one byte, two byte & three byte instruction with              | syllabus              |
| 12 <sup>™</sup> WEEK | 2 <sup>nd</sup> day                        | Instruction set of 8085 example                                                     |                       |
|                      | 3 <sup>rd</sup> day                        | Addressing mode<br>CLASS TEST                                                       |                       |

|                      | 1 <sup>s⊤</sup> day<br>2 <sup>nd</sup> day                                               | Fetch Cycle, Machine Cycle, Instruction Cycle, T-State                                                                |  |
|----------------------|------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|--|
| 13 <sup>™</sup> WEEK | 3 <sup>rd</sup> day                                                                      | Timing Diagram for memory read, memory write, I/O read, I/O write.                                                    |  |
|                      | 4 <sup>th</sup> day                                                                      | Timing Diagram for 8085 instruction Counter and time delay                                                            |  |
|                      | 5 <sup>⊪</sup> day                                                                       | Simple assembly language programming of 8085                                                                          |  |
| 14 <sup>™</sup> WEEK | 1 <sup>s⊤</sup> day<br>2 <sup>nd</sup> day                                               | Basic Interfacing Concepts, Memory mapping & I/O mapping<br>Functional block diagram and description of each block of |  |
| 14 WEEK              |                                                                                          | Programmable peripheral interface Intel 8255,                                                                         |  |
|                      | 3 <sup>rd</sup> day<br>4 <sup>th</sup> day<br>5 <sup>th</sup> day                        | Application using 8255:<br>Seven segment LED display                                                                  |  |
| 15 <sup>™</sup> WEEK | 1 <sup>st</sup> day<br>2 <sup>nd</sup> day<br>3 <sup>rd</sup> day<br>4 <sup>th</sup> day | Square wave generator<br>IA EXAM<br>Traffic light Controller<br>DOUBT CLERARING CLASS                                 |  |
|                      | 5 <sup></sup> day                                                                        | SEMESTER QUESTION DISCUSSION                                                                                          |  |